PART |
Description |
Maker |
CAT64LC10ZJ CAT64LC10ZP CAT64LC10J-TE7 CAT64LC10J- |
18-Mbit QDR-II SRAM 4-Word Burst Architecture 18-Mbit DDR-II SRAM 2-Word Burst Architecture 36-Mbit DDR-II SRAM 2-Word Burst Architecture (2.5 Cycle Read Latency) 4-Mbit (256K x 18) Flow-Through Sync SRAM SPI串行EEPROM SPI Serial EEPROM SPI串行EEPROM
|
Analog Devices, Inc.
|
CY7C1316BV18 CY7C1318BV18 CY7C1916BV18 CY7C1320BV1 |
18-Mbit DDR-II SRAM 2-Word Burst Architecture(2字Burst结构,18-Mbit DDR-II SRAM) 18兆位的DDR - II SRAM字突发架构(2字突发结18 -兆位的DDR - II SRAM的) 18-Mbit DDR-II SRAM 2-Word Burst Architecture(2瀛?urst缁??,18-Mbit DDR-II SRAM)
|
Cypress Semiconductor Corp. Cypress Semiconductor, Corp.
|
PD46365092BF1-E40-EQ1 PD46365182BF1-E33Y-EQ1 PD463 |
36M-BIT QDRTM II SRAM 2-WORD BURST OPERATION
|
Renesas Electronics Corporation
|
CY7C1561KV18 CY7C1561KV18-400BZC CY7C1561KV18-400B |
72-Mbit QDR(TM)-II SRAM 4-Word Burst Architecture (2.5 Cycle Read Latency); Architecture: QDR-II , 4 Word Burst; Density: 72 Mb; Organization: 4Mb x 18; Vcc (V): 1.7 to 1.9 V 4M X 18 QDR SRAM, 0.29 ns, PBGA165 72-Mbit QDR-II SRAM 4-Word Burst Architecture
|
Cypress Semiconductor, Corp.
|
CY7C1315AV18-250BZC CY7C1311AV18 CY7C1311AV18-167B |
18-Mb QDR(TM)-II SRAM 4-Word Burst Architecture 18-Mb QDRTM-II SRAM 4-Word Burst Architecture
|
CYPRESS[Cypress Semiconductor]
|
CY7C1514KV18 CY7C1514KV18-300BZXC CY7C1512KV18-300 |
72-Mbit QDR II SRAM 2-Word Burst Architecture Two-word burst on all accesses 72-Mbit QDR(TM)-II SRAM 2-Word Burst Architecture; Architecture: QDR-II, 2 Word Burst; Density: 72 Mb; Organization: 2Mb x 36; Vcc (V): 1.7 to 1.9 V 2M X 36 QDR SRAM, 0.45 ns, PBGA165 72-Mbit QDR(TM)-II SRAM 2-Word Burst Architecture; Architecture: QDR-II, 2 Word Burst; Density: 72 Mb; Organization: 4Mb x 18; Vcc (V): 1.7 to 1.9 V 4M X 18 QDR SRAM, 0.45 ns, PBGA165
|
Cypress Semiconductor, Corp.
|
CY7C1165V18 CY7C1163V18 CY7C1161V18 CY7C1176V18 CY |
18-Mbit QDRII SRAM 4-Word Burst Architecture (2.5 Cycle Read Latency) 2M X 9 QDR SRAM, 0.45 ns, PBGA165 18-Mbit QDRII SRAM 4-Word Burst Architecture (2.5 Cycle Read Latency) 18兆位的国防评估报告⑩- II SRAM字突发架构(2.5周期读写延迟 18-Mbit QDR??II SRAM 4-Word Burst Architecture (2.5 Cycle Read Latency)
|
Cypress Semiconductor Corp. Cypress Semiconductor, Corp.
|
CY7C1410JV18-267BZC CY7C1410JV18-267BZI CY7C1410JV |
36-Mbit QDR垄芒-II SRAM 2-Word Burst Architecture 36-Mbit QDR?II SRAM 2-Word Burst Architecture
|
Cypress Semiconductor
|
CY7C1314BV18 CY7C1312BV18 |
18-Mbit QDR庐 II SRAM Two-Word Burst Architecture 18-Mbit QDR? II SRAM Two-Word Burst Architecture
|
Cypress Semiconductor
|
CY7C1310BV18-167BZC CY7C1314BV18 CY7C1910BV18 CY7C |
18-Mbit QDR垄芒-II SRAM 2 Word Burst Architecture 18-Mbit QDR??II SRAM 2 Word Burst Architecture 18-Mbit QDR?II SRAM 2 Word Burst Architecture
|
Cypress Semiconductor http://
|
CY7C1413BV18-300BZXC CY7C1413BV18-300BZXI CY7C1413 |
36-Mbit QDR垄芒-II SRAM 4-Word Burst Architecture 36-Mbit QDR??II SRAM 4-Word Burst Architecture 36-Mbit QDR?II SRAM 4-Word Burst Architecture
|
Cypress Semiconductor
|
CY7C1310CV18-167BZC CY7C1310CV18-167BZI CY7C1314CV |
18-Mbit QDR-II垄芒 SRAM 2-Word Burst Architecture 18-Mbit QDR-II SRAM 2-Word Burst Architecture 18-Mbit QDR-II?/a> SRAM 2-Word Burst Architecture 18-Mbit QDR-II?SRAM 2-Word Burst Architecture
|
Cypress Semiconductor
|